Tylsemi Logo

Tylsemi

RTL Design (all experience range)

Reposted 19 Days Ago
Remote or Hybrid
Hiring Remotely in United States
Entry level
Remote or Hybrid
Hiring Remotely in United States
Entry level
As an RTL Design Engineer, you will implement and integrate digital IP and SoC subsystems, collaborate with teams, and ensure quality implementations.
The summary above was generated by AI
## About Tylsemi Tylsemi is building and scaling high-impact semiconductor operations. We partner across design, manufacturing, and supply chain to bring silicon from concept to high-volume production with speed, quality, and predictable execution. ## Role Overview As an RTL Design Engineer at Tylsemi, you will design, integrate, and deliver production-quality digital IP and SoC subsystems across a range of high-speed interconnect and chiplet-centric architectures. This role is open across experience levels (0–30 years): from engineers building strong RTL fundamentals to senior technical leaders driving architecture, quality, and execution across multiple programs. You’ll collaborate closely with architecture, verification, physical design, DFT, firmware, and validation teams to ensure clean, scalable implementations that meet performance, power, area, and schedule targets. ## What You’ll Do * Implement and integrate RTL for SoC/IP blocks and subsystems (scope aligned to experience level) * Design and integrate high-speed interfaces and fabrics such as UCIe, PCIe, Ethernet, and chiplet interconnect subsystems * Contribute to RISC-V based subsystem integration (cores, interconnect, interrupts, debug, coherency/IO as applicable) * Translate architecture and micro-architecture specs into clean, synthesizable RTL with clear interfaces and configurability * Own block-level integration: register maps, address decoding, clock/reset strategy, CDC/RDC considerations, and low-power intent alignment * Partner with verification to define test plans, close functional coverage, and debug simulation/formal failures efficiently * Drive quality and signoff readiness: lint, CDC, synthesis checks, X-prop, reset/clock sanity, and review-friendly documentation * Support timing/power/area closure with physical design: constraints awareness, pipeline tradeoffs, and implementation-friendly RTL * Debug integration issues across the stack (RTL ↔ DV ↔ firmware ↔ emulation/FPGA ↔ silicon bring-up) and drive root-cause closure * Contribute to reusable design methodology: templates, checklists, coding guidelines, and automation (Python/Tcl/Make or equivalent) ## What We’re Looking For * Strong digital design fundamentals and ability to write correct, maintainable, synthesizable RTL (Verilog/SystemVerilog) * Experience (or strong interest) in one or more of: UCIe, PCIe, Ethernet, chiplets, RISC-V subsystem integration * Comfort working from specs and turning ambiguous requirements into crisp interfaces, assumptions, and implementation plans * Debug mindset: structured problem statements, waveform/log driven analysis, and clear closure plans * Good engineering hygiene: readable code, meaningful reviews, reproducible results, and concise documentation * Ability to collaborate across architecture, DV, PD, DFT, and software teams to drive predictable execution ## Required Skills * RTL design * UCIe * PCIe * Chiplets * RISC-V * Ethernet ## Nice to Have * SoC integration experience: interconnects, memory-mapped IO, interrupts, DMA, and register modeling * Low-power design exposure (clock gating, power states, UPF/CPF awareness) and reset/boot sequencing considerations * CDC/RDC best practices and familiarity with lint/CDC/formal/synthesis flows * Experience with performance/area/power tradeoffs and writing implementation-friendly RTL for timing closure * Bring-up support experience (emulation/FPGA prototyping, post-silicon debug, firmware collaboration) ## Success in This Role Looks Like * RTL that is correct, reviewable, and integration-ready with minimal late-stage surprises * Predictable closure across lint/CDC/synthesis and smooth handoff to physical design and verification * High-quality interface/IP integration (UCIe/PCIe/Ethernet/chiplet subsystems) with clear documentation and ownership * Fast, data-driven debug and strong cross-team alignment from early design through tapeout and bring-up * Reusable methodology improvements that increase team velocity and reduce recurring issues ## Location * Bengaluru, India * Hyderābād, India * New Delhi, India * Pune, India ## Experience 0–30 years (level and scope will be aligned to your experience and strengths).

Similar Jobs

4 Hours Ago
In-Office or Remote
Mid level
Mid level
Cloud • Information Technology • Internet of Things • Machine Learning • Software • Cybersecurity • Infrastructure as a Service (IaaS)
The Operations Manager will support leadership in security operations, project management, and communication across global security agendas, ensuring effective follow-up, decision-making, and implementation.
4 Hours Ago
Remote or Hybrid
Entry level
Entry level
Fintech • Professional Services • Consulting • Energy • Financial Services • Cybersecurity • Generative AI
Looking for a Program Manager with a background in data, skilled in Scrum and Agile methodologies, as well as data migration.
Top Skills: PysparkPython
4 Hours Ago
Remote or Hybrid
Senior level
Senior level
Fintech • Professional Services • Consulting • Energy • Financial Services • Cybersecurity • Generative AI
The role involves working as a Business Analyst with expertise in the Calypso Trading Platform, focusing on Capital Markets concepts and trade lifecycle for various asset classes. Responsibilities include implementing software solutions, testing releases, and ensuring effective communication with stakeholders.
Top Skills: Calypso ArchitectureCalypso Pricing EnvironmentsCalypso Trading PlatformCalypso WorkstationCapital MarketsCommodity DerivativesCredit DerivativesEquity DerivativesExchange / OtcFixed IncomeFront Office WorkstationFx OptionsInterest Rate Derivatives

What you need to know about the Seattle Tech Scene

Home to tech titans like Microsoft and Amazon, Seattle punches far above its weight in innovation. But its surrounding mountains, sprinkled with world-famous hiking trails and climbing routes, make the city a destination for outdoorsy types as well. Established as a logging town before shifting to shipbuilding and logistics, the Emerald City is now known for its contributions to aerospace, software, biotech and cloud computing. And its status as a thriving tech ecosystem is attracting out-of-town companies looking to establish new tech and engineering hubs.

Key Facts About Seattle Tech

  • Number of Tech Workers: 287,000; 13% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Amazon, Microsoft, Meta, Google
  • Key Industries: Artificial intelligence, cloud computing, software, biotechnology, game development
  • Funding Landscape: $3.1 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Madrona, Fuse, Tola, Maveron
  • Research Centers and Universities: University of Washington, Seattle University, Seattle Pacific University, Allen Institute for Brain Science, Bill & Melinda Gates Foundation, Seattle Children’s Research Institute

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account